## FEATURES

Low power, zero-IF RF transceiver
Frequency bands
431 MHz to 464 MHz
862 MHz to 870 MHz
902 MHz to 928 MHz
Data rates supported
9.6 kbps to 384 kbps, FSK
2.3 V to 3.6 V power supply

Programmable output power
-16 dBm to +13 dBm in 63 steps
Receiver sensitivity
-104.2 dBm at 38.4 kbps, FSK
-100 dBm at 172.8 kbps, FSK
-95.8 dBm at 384 kbps, FSK
Low power consumption
19 mA in receive mode
28 mA in transmit mode ( 10 dBm output)

On-chip VCO and Fractional-N PLL
On-chip, 7-bit ADC and temperature sensor
Digital RSSI
Integrated TRx switch
Leakage current < $1 \mu \mathrm{~A}$ in power-down mode

## APPLICATIONS

Wireless audio/video
Remote control/security systems
Wireless metering
Keyless entry
Home automation

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

Rev. A

## ADF7025

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Functional Block Diagram .....  1
Revision History .....  2
General Description .....  3
Specifications .....  4
Timing Characteristics. .....  7
Timing Diagrams. .....  7
Absolute Maximum Ratings. .....  9
ESD Caution .....  9
Pin Configuration and Function Descriptions. ..... 10
Typical Performance Characteristics ..... 12
Frequency Synthesizer ..... 15
Reference Input Section ..... 15
Choosing Channels for Best System Performance ..... 17
Transmitter ..... 18
RF Output Stage. ..... 18
Modulation Scheme ..... 18
Receiver ..... 19
RF Front End. ..... 19
RSSI/AGC ..... 20
FSK Demodulators on the ADF7025. ..... 20
FSK Correlator/Demodulator. ..... 20
Linear FSK Demodulator ..... 22
Automatic Sync Word Recognition ..... 22
Applications Section ..... 23
LNA/PA Matching. ..... 23
Transmit Protocol and Coding Considerations ..... 24
Device Programming after Initial Power-Up ..... 24
Interfacing to Microcontroller/DSP . ..... 24
Serial Interface ..... 27
Readback Format. ..... 27
Registers ..... 28
Register 0-N Register ..... 28
Register 1—Oscillator/Filter Register. ..... 29
Register 2-Transmit Modulation Register ..... 30
Register 3-Receiver Clock Register ..... 31
Register 4—Demodulator Setup Register ..... 32
Register 5—Sync Byte Register. ..... 33
Register 6-Correlator/Demodulator Register ..... 34
Register 7—Readback Setup Register ..... 35
Register 8—Power-Down Test Register ..... 36
Register 9-AGC Register ..... 37
Register 10—AGC 2 Register. ..... 38
Register 12-Test Register ..... 39
Register 13-Offset Removal and Signal Gain Register ..... 40
Outline Dimensions ..... 41
Ordering Guide ..... 41

## REVISION HISTORY

## 2/06-Rev. 0 to Rev. A

Replaced Figure 40 Page 29

1/06—Revision 0: Initial Version

## GENERAL DESCRIPTION

The ADF7025 is a low power, highly integrated FSK transceiver. It is designed for operation in the license-free ISM bands of $433 \mathrm{MHz}, 863 \mathrm{MHz}$ to 870 MHz , and 902 MHz to 928 MHz . The ADF7025 can be used for applications operating under the European ETSI EN300-220 or the North American FCC (Part 15) regulatory standards. The ADF7025 is intended for wideband, high data rate applications with deviation frequencies from 100 kHz to 750 kHz and data rates from 9.6 kbps to 384 kbps . A complete transceiver can be built using a small number of external discrete components, making the ADF7025 very suitable for price-sensitive and area-sensitive applications.

The transmit section contains a VCO and low noise Fractional-N PLL with output resolution of $<1 \mathrm{ppm}$. The VCO operates at twice the fundamental frequency to reduce spurious emissions and frequency pulling problems.

The transmitter output power is programmable in 0.3 dB steps from -16 dBm to +13 dBm . The transceiver RF frequency, channel spacing, and modulation are programmable using a simple 3-wire interface. The device operates with a power supply range of 2.3 V to 3.6 V and can be powered down when not in use.

A zero-IF architecture is used in the receiver, minimizing power consumption and the external component count, while avoiding the need for image rejection. The baseband filter (low-pass) has programmable bandwidths of $\pm 300 \mathrm{kHz}, \pm 450 \mathrm{kHz}$, and $\pm 600 \mathrm{kHz}$. A high-pass pole at $\sim 60 \mathrm{kHz}$ eliminates the problem of dc offsets that is characteristic of zero-IF architecture.

The ADF7025 supports a wide variety of programmable features, including Rx linearity, sensitivity, and filter bandwidth, allowing the user to trade off receiver sensitivity and selectivity against current consumption, depending on the application.
An on-chip ADC provides readback of an integrated temperature sensor, an external analog input, the battery voltage, or the RSSI signal, which provides savings on an ADC in some applications. The temperature sensor is accurate to $\pm 10^{\circ} \mathrm{C}$ over the full operating temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. This accuracy can be improved by doing a 1-point calibration at room temperature and storing the result in memory.

## ADF7025

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical specifications are at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All measurements are performed using the EVAL-ADF7025DB1 using PN9 data sequence, unless otherwise noted.
Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RF CHARACTERISTICS <br> Frequency Ranges (Direct Output) <br> Frequency Ranges (Divide-by-2 Mode) Phase Frequency Detector Frequency | $\begin{aligned} & 862 \\ & 902 \\ & 431 \\ & \text { RF/256 } \end{aligned}$ |  | $\begin{aligned} & 870 \\ & 928 \\ & 464 \\ & 24 \end{aligned}$ | $\begin{gathered} \mathrm{MHz} \\ \mathrm{MHz} \\ \mathrm{MHz} \end{gathered}$ | VCO adjust $=0$, VCO bias $=10$ <br> VCO adjust $=3$, VCO bias $=12$ <br> See conditions for direct output |
| TRANSMISSION PARAMETERS <br> Data Rate FSK <br> FSK Frequency Deviation <br> Deviation Frequency Resolution <br> Gaussian Filter BT <br> Transmit Power ${ }^{1}$ <br> Transmit Power Variation vs. Temperature <br> Transmit Power Variation vs. VDD <br> Transmit Power Flatness <br> Programmable Step Size $-20 \mathrm{dBm} \text { to }+13 \mathrm{dBm}$ <br> Spurious Emissions <br> Integer Boundary <br> Reference <br> Harmonics <br> Second Harmonic <br> Third Harmonic <br> All Other Harmonics <br> VCO Frequency Pulling <br> Optimum PA Load Impedance | $\begin{aligned} & 9.6 \\ & 100 \\ & 100 \\ & 100 \\ & 221 \\ & -20 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & \pm 1 \\ & \pm 1 \\ & \pm 1 \\ & \pm 1 \\ & 0.3125 \\ & \\ & -55 \\ & -65 \\ & \\ & -27 \\ & -21 \\ & -35 \\ & 30 \\ & 39+\mathrm{j} 61 \\ & 48+\mathrm{j} 54 \\ & 54+\mathrm{j} 94 \end{aligned}$ | $\begin{aligned} & 384 \\ & 311.89 \\ & 748.54 \\ & 374.27 \\ & \\ & +13 \end{aligned}$ | kbps <br> kHz <br> kHz <br> kHz <br> Hz <br> dBm <br> dB <br> dB <br> dB <br> dB <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> kHz rms <br> $\Omega$ <br> $\Omega$ <br> $\Omega$ | $\begin{aligned} & \text { PFD }=10 \mathrm{MHz} \text {, direct output } \\ & \text { PFD }=24 \mathrm{MHz} \text {, direct output } \\ & \text { PFD }=24 \mathrm{MHz} \text {, divide-by- } 2 \text { mode } \\ & \text { PFD }=3.625 \mathrm{MHz} \\ & \\ & \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { From }-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \text { From } 2.3 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \text { at } 915 \mathrm{MHz}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { From } 902 \mathrm{MHz} \text { to } 928 \mathrm{MHz}, 3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ <br> 50 kHz loop B/W <br> Unfiltered conductive $\begin{aligned} & \text { DR }=9.6 \mathrm{kbps} \\ & \text { FRF }=915 \mathrm{MHz} \\ & \text { FRF }=868 \mathrm{MHz} \\ & \text { FRF }=433 \mathrm{MHz} \end{aligned}$ |
| RECEIVER PARAMETERS <br> FSK Input Sensitivity <br> Sensitivity at 38.4 kbps <br> Sensitivity at 172.8 kbps <br> Sensitivity at 384 kbps <br> Baseband Filter (Low-Pass) Bandwidths |  | $\begin{aligned} & -104.2 \\ & -100 \\ & -95.8 \\ & \pm 300 \\ & \pm 450 \\ & \pm 600 \end{aligned}$ |  | dBm <br> dBm <br> dBm <br> kHz <br> kHz <br> kHz | At $\mathrm{BER}=1 \mathrm{E}-3, \mathrm{FRF}=915 \mathrm{MHz}$, <br> LNA and PA matched separately ${ }^{2}$ <br> FDEV $=200 \mathrm{kHz}, \mathrm{LPF} B / \mathrm{W}= \pm 300 \mathrm{kHz}$ <br> FDEV $=200 \mathrm{kHz}, \mathrm{LPF} \mathrm{B} / \mathrm{W}= \pm 450 \mathrm{kHz}$ <br> FDEV $=450 \mathrm{kHz}$, LPF B/W $= \pm 600 \mathrm{kHz}$ <br> Programmable |
| LNA and Mixer, Input IP3 Enhanced Linearity Mode Low Current Mode High Sensitivity Mode Rx Spurious Emissions ${ }^{3}$ |  | $\begin{aligned} & +6.8 \\ & -3.2 \\ & -35 \end{aligned}$ | $\begin{aligned} & -57 \\ & -47 \end{aligned}$ | dBm <br> dBm <br> dBm <br> dBm <br> dBm | $\begin{aligned} & \text { Pin }=-20 \mathrm{dBm}, 2 \mathrm{CW} \text { interferers } \\ & \text { FRF }=915 \mathrm{MHz} \text {, } 1=\mathrm{FRF}+3 \mathrm{MHz} \\ & \text { F2 }=\mathrm{FRF}+6 \mathrm{MHz} \text {, maximum gain } \\ & <1 \mathrm{GHz} \text { at antenna input } \\ & >1 \mathrm{GHz} \text { at antenna input } \end{aligned}$ |



## ADF7025

| Parameter | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC INPUTS Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, $\mathrm{V}_{\mathrm{INL}}$ Input Current, $\mathrm{I}_{\mathrm{NH}} / \mathrm{I}_{\mathrm{INL}}$ Input Capacitance, CIN Control Clock Input | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ |  | $\begin{aligned} & 0.2 \times V_{\text {DD }} \\ & \pm 1 \\ & 10 \\ & 50 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> pF <br> MHz |  |
| LOGIC OUTPUTS <br> Output High Voltage, Voн <br> Output Low Voltage, Vol <br> CLKout Rise/Fall <br> CLKout Load | DV $\mathrm{DD}^{\text {- }} 0.4$ |  | $\begin{aligned} & 0.4 \\ & 5 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~ns} \\ & \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \mathrm{I} \mathrm{OH}=500 \mu \mathrm{~A} \\ & \mathrm{loL}=500 \mu \mathrm{~A} \end{aligned}$ |
| TEMPERATURE RANGE, $\mathrm{T}_{\text {A }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| POWER SUPPLIES <br> Voltage Supply <br> VD <br> Transmit Current Consumption $\begin{aligned} & -20 \mathrm{dBm} \\ & -10 \mathrm{dBm} \\ & 0 \mathrm{dBm} \\ & 10 \mathrm{dBm} \end{aligned}$ <br> Receive Current Consumption Low Current Mode High Sensitivity Mode <br> Power-Down Mode Low Power Sleep Mode | 2.3 | 14.6 <br> 15.8 <br> 19.3 <br> 28 <br> 19 <br> 21 <br> 0.1 | $3.6$ $1$ | V <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ | All VDD pins must be tied together FRF $=915 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, PA is matched in to $50 \Omega$ |

[^0]
## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \% ; \mathrm{VGND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter $^{1}$ | Limit at T min $^{\prime}$ to T MAX | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- |
| $\mathrm{t}_{1}$ | $<10$ | ns | SDATA to SCLK setup time |
| $\mathrm{t}_{2}$ | $<10$ | ns | SDATA to SCLK hold time |
| $\mathrm{t}_{3}$ | $<25$ | ns | SCLK high duration |
| $\mathrm{t}_{4}$ | $<25$ | ns | SCLK low duration |
| $\mathrm{t}_{5}$ | $<10$ | ns | SCLK to SLE setup time |
| $\mathrm{t}_{6}$ | $<20$ | ns | SLE pulse width |
| $\mathrm{t}_{8}$ | $<25$ | ns | SCLK to SREAD data valid, readback |
| $\mathrm{t}_{9}$ | $<25$ | ns | SREAD hold time after SCLK, readback |
| $\mathrm{t}_{10}$ | $<10$ | ns | SCLK to SLE disable time, readback |

${ }^{1}$ Guaranteed by design, not production tested.
TIMING DIAGRAMS


Figure 2. Serial Interface Timing Diagram



## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ to GND ${ }^{1}$ | -0.3 V to +5 V |
| Analog I/O Voltage to GND | -0.3 V to AV DD +0.3 V |
| Digital I/O Voltage to GND | -0.3 V to $\mathrm{DV} \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range |  |
| $\quad$ Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $125^{\circ} \mathrm{C}$ |
| MLF $\theta_{\mathrm{JA}}$ Thermal Impedance | $26^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature Soldering |  |
| $\quad$ Vapor Phase $(60 \mathrm{sec})$ | $235^{\circ} \mathrm{C}$ |
| Infrared $(15 \mathrm{sec})$ | $240^{\circ} \mathrm{C}$ |

${ }^{1} \mathrm{GND}=\mathrm{CPGND}=\mathrm{RFGND}=\mathrm{DGND}=\mathrm{AGND}=0 \mathrm{~V}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

This device is a high performance, RF integrated circuit with an ESD rating of $<2 \mathrm{kV}$, and it is ESD sensitive. Proper precautions should be taken for handling and assembly.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

WARNING!
ATinilit

## ADF7025

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | VCOIN | The tuning voltage on this pin determines the output frequency of the voltage-controlled oscillator (VCO). The higher the tuning voltage, the higher the output frequency. |
| 2 | VREG1 | Regulator Voltage for PA Block. A 100 nF in parallel with a 5.1 pF capacitor should be placed between this pin and ground for regulator stability and noise rejection. |
| 3 | VDD1 | Voltage Supply for PA Block. Decoupling capacitors of $0.1 \mu \mathrm{~F}$ and 10 pF should be placed as close as possible to this pin. All VDD pins should be tied together. |
| 4 | RFOUT | The modulated signal is available at this pin. Output power levels are from -20 dBm to +13 dBm . The output should be impedance-matched to the desired load using suitable components. See the Transmitter section. |
| 5 | RFGND | Ground for Output Stage of Transmitter. |
| 6 | RFIN | LNA Input for Receiver Section. Input matching is required between the antenna and the differential LNA input to ensure maximum power transfer. See the LNA/PA Matching section. |
| 7 | RFINB | Complementary LNA Input. See the LNA/PA Matching section. |
| 8 | Rlna | External bias resistor for LNA. Optimum resistor is $1.1 \mathrm{k} \Omega$ with $5 \%$ tolerance. |
| 9 | VDD4 | Voltage supply for LNA/MIXER Block. This pin should be decoupled to ground with a 10 nF capacitor. |
| 10 | RSET | External Resistor to Set Charge Pump Current and Some Internal Bias Currents. Use $3.6 \mathrm{k} \Omega$ with $5 \%$ tolerance. |
| 11 | VREG4 | Regulator Voltage for LNA/MIXER Block. A 100 nF capacitor should be placed between this pin and GND for regulator stability and noise rejection. |
| 12 | GND4 | Ground for LNA/MIXER Block. |
| 13 to 18 | MIX/FILT | Signal Chain Test Pins. These pins are high impedance under normal conditions and should be left unconnected. |
| 19, 22 | GND4 | Ground for LNA/MIXER Block. |
| 20,21, 23 | FILT/TEST_A | Signal Chain Test Pins. These pins are high impedance under normal conditions and should be left unconnected. |
| 24 | CE | Chip Enable. Bringing CE low puts the ADF7025 into complete power-down. Register values are lost when CE is low, and the part must be reprogrammed once CE is brought high. |
| 25 | SLE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches. A latch is selected using the control bits. |
| 26 | SDATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs as the control bits. This pin is a high impedance CMOS input. |
| 27 | SREAD | Serial Data Output. This pin is used to feed readback data from the ADF7025 to the microcontroller. The SCLK input is used to clock each readback bit (ADC readback) from the SREAD pin. |
| 28 | SCLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24 -bit shift register on the CLK rising edge. This pin is a digital CMOS input. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 29 | GND2 | Ground for Digital Section. |
| 30 | ADCIN | Analog-to-Digital Converter Input. The internal 7-bit ADC can be accessed through this pin. Full scale is 0 V to 1.9 V . Readback is made using the SREAD pin. |
| 31 | VREG2 | Regulator Voltage for Digital Block. A 100 nF in parallel with a 5.1 pF capacitor should be placed between this pin and ground for regulator stability and noise rejection. |
| 32 | VDD2 | Voltage Supply for Digital Block. A decoupling capacitor of 10 nF should be placed as close as possible to this pin. |
| 33 | INT/LOCK | Bidirectional Pin. In output mode (interrupt mode), the ADF7025 asserts the INT/LOCK pin when it has found a match for the preamble sequence. <br> In input mode (lock mode), the microcontroller can be used to lock the demodulator threshold when a valid preamble has been detected. Once the threshold is locked, NRZ data can be reliably received. In this mode, a demodulator lock can be asserted with minimum delay. |
| 34 | DATA I/O | Transmit Data Input/Received Data Output. This is a digital pin, and normal CMOS levels apply. |
| 35 | DATA CLK | In receive mode, the pin outputs the synchronized data clock. The positive clock edge is matched to the center of the received data. |
| 36 | CLKOUT | A Divided-Down Version of the Crystal Reference with Output Driver. The digital clock output can be used to drive several other CMOS inputs, such as a microcontroller clock. The output has a $50: 50$ mark-space ratio. |
| 37 | MUXOUT | This pin provides the lock_detect signal, which is used to determine if the PLL is locked to the correct frequency. Other signals include regulator_ready, which is an indicator of the status of the serial interface regulator. |
| 38 | OSC2 | The reference crystal should be connected between this pin and OSC1. A TCXO reference can be used by driving this pin with CMOS levels and disabling the crystal oscillator. |
| 39 | OSC1 | The reference crystal should be connected between this pin and OSC2. |
| 40 | VDD3 | Voltage Supply for the Charge Pump and PLL Dividers. This pin should be decoupled to ground with a $0.01 \mu \mathrm{~F}$ capacitor. |
| 41 | VREG3 | Regulator Voltage for Charge Pump and PLL Dividers. A 100 nF in parallel with a 5.1 pF capacitor should be placed between this pin and ground for regulator stability and noise rejection. |
| 42 | CPOUT | Charge Pump Output. This output generates current pulses that are integrated in the loop filter. The integrated current changes the control voltage on the input to the VCO. |
| 43 | VDD | Voltage Supply for VCO Tank Circuit. This pin should be decoupled to ground with a $0.01 \mu \mathrm{~F}$ capacitor. |
| 44 to 47 | GND | Grounds for VCO Block. |
| 48 | CVCO | A 22 nF capacitor should be placed between this pin and VREG1 to reduce VCO noise. |

## ADF7025

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Phase Noise Response at $915 \mathrm{MHz}, V_{D D}=3.0 \mathrm{~V}, I C P=0.867 \mathrm{~mA}$


Figure 7. Output Spectrum in FSK Modulation ( 915 MHz , 172.8 kbps Data Rate, 200 kHz Frequency Deviation)


Figure 8. Baseband Filter Response


Figure 9. Harmonic Response, RFOUT Matched to $50 \Omega$, No Filter


Figure 10. Harmonic Response, Murata Dielectric Filter


Figure 11. PA Output Power vs. Setting


Figure 12. Digital RSSI Readback


Figure 13. Wideband Interference Rejection; Wanted Signal ( 901 MHz, 38.4 kbps Data Rate, 200 kHz Frequency Deviation) at 6 dB Above Sensitivity Point; Interferer = CW Jammer


Figure 14. Sensitivity vs. VDD and Temperature (172.8 kbps Data Rate, 200 kHz Frequency Deviation, Baseband Bandwidth $\pm 600 \mathrm{kHz}$ )


Figure 15. BER vs. Data Rate (Combined Matching Network)


Figure 16. Sensitivity vs. Mod Index (Data Rate $=384 \mathrm{kbps}$, Baseband Filter Bandwidth $= \pm 600 \mathrm{kHz}$ ), for Both Demodulator Types


Figure 17. Sensitivity vs. Mod Index (Data Rate = 172.8 kbps ), for Both Demodulator Types

## ADF7025



Figure 18. Sensitivity vs. Mod Index (Data Rate $=38.4 \mathrm{kbps}$ ), for both Demodulator Types

## FREQUENCY SYNTHESIZER

## REFERENCE INPUT SECTION

The on-board crystal oscillator circuitry (see Figure 19) can use an inexpensive quartz crystal as the PLL reference. The oscillator circuit is enabled by setting R1_DB12 high. It is enabled by default on power-up and is disabled by bringing CE low. Errors in the crystal can be corrected by adjusting the Fractional-N value (see the N Counter section). A single-ended reference (TCXO, CXO) can also be used. The CMOS levels should be applied to OSC2 with R1_DB12 set low.


Figure 19. Oscillator Circuit on the ADF7025
Two parallel resonant capacitors are required for oscillation at the correct frequency; their values are dependent on the crystal specification. They should be chosen so that the series value of capacitance added to the PCB track capacitance adds up to the load capacitance of the crystal, usually 20 pF . Track capacitance values vary from 2 pF to 5 pF , depending on board layout. Where possible, choose capacitors that have a very low temperature coefficient to ensure stable frequency operation over all conditions.

## CLKOUT Divider and Buffer

The CLKOUT circuit takes the reference clock signal from the oscillator section, shown in Figure 19, and supplies a divideddown 50:50 mark-space signal to the CLKOUT pin. An even divide from 2 to 30 is available. This divide number is set in R1_DB [8:11]. On power-up, the CLKOUT defaults to divide-by-8.


Figure 20. CLKOUT Stage
To disable CLKOUT, set the divide number to 0 . The output buffer can drive up to a 20 pF load with a $10 \%$ rise time at 4.8 MHz . Faster edges can result in some spurious feedthrough to the output. A small series resistor $(50 \Omega)$ can be used to slow the clock edges to reduce these spurs at $\mathrm{F}_{\text {CLK. }}$.

## R Counter

The 3-bit R counter divides the reference input frequency by an integer from 1 to 7 . The divided-down signal is presented as the reference clock to the phase frequency detector (PFD). The divide ratio is set in Register 1. Maximizing the PFD frequency reduces the N value. This reduces the noise multiplied at a rate of $20 \log (\mathrm{~N})$ to the output, as well as reducing occurrences of spurious components. The R register defaults to $\mathrm{R}=1$ on power-up.

$$
\operatorname{PFD}[\mathrm{Hz}]=X T A L / R
$$

## MUXOUT and Lock Detect

The MUXOUT pin allows the user to access various digital points in the ADF7025. The state of MUXOUT is controlled by Bits R0_DB [29:31].

## Regulator Ready

Regulator ready is the default setting on MUXOUT after the transceiver has been powered up. The power-up time of the regulator is typically $50 \mu \mathrm{~s}$. Because the serial interface is powered from the regulator, the regulator must be at its nominal voltage before the ADF7025 can be programmed. The status of the regulator can be monitored at MUXOUT. When the regulator_ready signal on MUXOUT is high, programming of the ADF7025 can begin.


Figure 21. MUXOUT Circuit

## Digital Lock Detect

Digital lock detect is active high. The lock detect circuit is located at the PFD. When the phase error on five consecutive cycles is less than 15 ns , lock detect is set high. Lock detect remains high until a 25 ns phase error is detected at the PFD. Because no external components are needed for digital lock detect, it is more widely used than analog lock detect.

## Analog Lock Detect

This N-channel open-drain lock detect should be operated with an external pull-up resistor of $10 \mathrm{k} \Omega$ nominal. When a lock has been detected, this output is high with narrow low-going pulses.

## Voltage Regulators

The ADF7025 contains four regulators to supply stable voltages to the part. The nominal regulator voltage is 2.3 V . Each regulator should have a 100 nF capacitor connected between VREG and GND. When CE is high, the regulators and other associated circuitry are powered on, drawing a total supply current of 2 mA . Bringing the chip-enable pin low disables the regulators, reduces the supply current to less than $1 \mu \mathrm{~A}$, and erases all values held in the registers. The serial interface operates from a regulator supply; therefore, to write to the part, the user must have CE high and the regulator voltage must be stabilized. Regulator status (VREG4) can be monitored using the regulator ready signal from MUXOUT.

## Loop Filter

The loop filter integrates the current pulses from the charge pump to form a voltage that tunes the output of the VCO to the desired frequency. It also attenuates spurious levels generated by the PLL. A typical loop filter design is shown in Figure 22.


Figure 22. Typical Loop Filter Configuration
In general, a loop filter bandwidth (LBW) of between the data rate and twice the data rate is recommended. Widening the LBW excessively reduces the time spent jumping between frequencies, but it can cause insufficient spurious attenuation. Narrow-loop bandwidths can result in the loop taking long periods of time to attain lock. For the ADF7025 in receive mode, the loop filter bandwidth affects the close-in blocking performance. The narrower the bandwidth of the loop filter, the greater the close-in interference resilience of the receiver.

Careful design of the loop filter is critical to obtaining accurate FSK modulation. The free design tool ADIsimPLL can be used to design loop filters for the ADF7025.

## N Counter

The feedback divider in the ADF7025 PLL consists of an 8-bit integer counter and a 14 -bit $\Sigma-\Delta$ Fractional-N divider. The integer counter is the standard pulse-swallow type common in PLLs. This sets the minimum integer divide value to 31 .

The fractional divide value gives very fine resolution at the output, where the output frequency of the PLL is calculated as

$$
F_{\text {OUT }}=\frac{X T A L}{R} \times\left(\text { Integer } N+\frac{\text { Fractional } N}{2^{15}}\right)
$$



Figure 23. Fractional-N PLL
The combination of the Integer- $\mathrm{N}($ maximum $=255)$ and the Fractional-N (maximum $=16383 / 16384$ ) gives a maximum N divider of $255+1$. Therefore, the minimum usable PFD is

PDF ${ }_{\text {min }}[\mathrm{Hz}]=$ Maximum Required Output Frequency $/(255+1)$
For example, when operating in the European 868 MHz to 870 MHz band, $\mathrm{PFD}_{\text {MIN }}$ equals 3.4 MHz .

## Voltage Controlled Oscillator

To minimize spurious emissions, the on-chip VCO operates from 1732 MHz to 1856 MHz . The VCO signal is then divided by 2 to give the required frequency for the transmitter and the required LO frequency for the receiver.

The VCO should be re-centered, depending on the required frequency of operation, by programming the VCO adjust bits R1_DB [20:21].

For operation in the 862 MHz to 870 MHz band, it is recommended to use a VCO bias of at least Setting 10 and to set the VCO adjust bit to Setting 0 . For operation in the 902 MHz to 928 MHz band, it is recommended to use a VCO bias of at least Setting 12 and to set the VCO adjust bit to Setting 3. This is to ensure correct operation under all conditions.

The VCO is enabled as part of the PLL by the PLL-enable bit, R0_DB28.

An additional frequency divide-by-2 is included to allow operation in the lower 431 MHz to 464 MHz bands. To enable operation in these bands, R1_DB13 should be set to 1 . The VCO needs an external 22 nF between the VCO and the regulator to reduce internal noise.

## VCO Bias Current

VCO bias current can be adjusted using Bit R1_DB19 to Bit R1_DB16. To ensure VCO oscillation under all conditions, the minimum bias current setting is Setting $12(0 \mathrm{xC})$.

## 431 MHz to 464 MHz Operation

For operation in the 431 MHz to 464 MHz band, the frequency divide-by-2 has to be enabled. It is enabled by R1_DB13. Because this divide is external to the synthesizer loop, the feedback divider number $(\mathrm{N}+\mathrm{F})$ should be programmed to a value twice the desired RF output frequency.


Figure 24. Voltage Controlled Oscillator

## CHOOSING CHANNELS FOR BEST SYSTEM PERFORMANCE

The Fractional-N PLL allows the selection of any channel within 862 MHz to 928 MHz (and 431 MHz to 464 MHz using divide-by-2) to a resolution of $<300 \mathrm{~Hz}$. This also facilitates frequency-hopping systems.

Careful selection of the RF transmit channels must be made to achieve best spurious performance. The architecture of Fractional-N results in some level of the nearest integer channel moving through the loop to the RF output. These beat-note spurs are not attenuated by the loop, if the desired RF channel and the nearest integer channel are separated by a frequency of less than the LBW.

The occurrence of beat-note spurs is rare, because the integer frequencies are at multiples of the reference, which is typically $>10 \mathrm{MHz}$.

Beat-note spurs can be significantly reduced in amplitude by avoiding very small or very large values in the fractional register, using the frequency doubler. By having a channel 1 MHz away from an integer frequency, a 100 kHz loop filter can reduce the level to less than -45 dBc .

## ADF7025

## TRANSMITTER

## RF OUTPUT STAGE

The PA of the ADF7025 is based on a single-ended, controlled current, open-drain amplifier that has been designed to deliver up to 13 dBm into a $50 \Omega$ load at a maximum frequency of 928 MHz .

The PA output current and, consequently, the output power are programmable over a wide range. The PA configuration is shown in Figure 25. The output power is independent of the state of the DATA I/O pin. The output power is set using Bits R2_DB [9:14].


Figure 25. PA Configuration

The PA is equipped with overvoltage protection, which makes it robust in severe mismatch conditions. Depending on the application, one can design a matching network for the PA to exhibit optimum efficiency at the desired radiated output power level for a wide range of different antennas, such as loop or monopole antennas. See the LNA/PA Matching section for details.

## PA Bias Currents

Control Bits R2_DB [30:31] facilitate an adjustment of the PA bias current to further extend the output power control range, if necessary. If this feature is not required, the default value of $7 \mu \mathrm{~A}$ is recommended. The output stage is powered down by resetting Bit R2_DB4.

## MODULATION SCHEME

## Frequency Shift Keying (FSK)

Frequency shift keying is implemented by setting the N value for the center frequency and then toggling this with the TxData line. The deviation from the center frequency is set using Bits R2_DB [15:23]. The deviation from the center frequency in Hz is

$$
F S K_{\text {DEVIATION }}[\mathrm{Hz}]=\frac{P F D \times \text { Modulation } \text { Number }}{2^{14}}
$$

where Modulation Number is a number from 1 to 511
(R2_DB(15:23)).
Select FSK using Bits R2_DB [6:8].


Figure 26. FSK Implementation

## Modulation Index

The choice of deviation frequency for a given data rate is critical to get optimum sensitivity performance from the ADF7025. The modulation index (MI) of an FSK modulated signal is defined as

$$
M I=\frac{2 \times \text { Frequency Deviation }[\mathrm{Hz}]}{\text { Data Rate }[\mathrm{bps}]}
$$

It is recommended to use a MI >1 for the ADF7025. The variation of receiver sensitivity with modulation index, for various data rates, can be observed in Figure 16, Figure 17, and Figure 18.

## RECEIVER

## RF FRONT END

The ADF7025 is based on a fully integrated, zero-IF receiver architecture. The zero-IF architecture minimizes power consumption and the external component count while avoiding the need for image rejection.

Figure 27 shows the structure of the receiver front end. The numerous programming options allow users to trade off sensitivity, linearity, and current consumption against each other in the way best suitable for their applications. To achieve a high level of resilience against spurious reception, the LNA features a differential input. Switch SW2 shorts the LNA input when transmit mode is selected (R0_DB27 = 0). This feature facilitates the design of a combined LNA/PA matching network, avoiding the need for an external Rx/Tx switch. See the LNA/PA Matching section for details on the design of the matching network.


Figure 27. ADF7025 RF Front End
The LNA is followed by a quadrature downconversion mixer, which converts the RF signal direct to baseband. The output frequency of the synthesizer must be programmed to the value equal to the center frequency of the received channel.

The LNA has two basic operating modes: high gain/low noise mode and low gain/low power mode. To switch between the two modes, use the LNA_mode bit, R6_DB15. The mixer is also configurable between a low current and an enhanced linearity mode using the mixer_linearity bit, R6_DB18.

Based on the specific sensitivity and linearity requirements of the application, it is recommended to adjust control bits LNA_mode (R6_DB15) and mixer_linearity (R6_DB18).

The gain of the LNA is configured by the LNA_gain field, R9_DB [20:21] and can be set by either the user or the automatic gain control (AGC) logic.

## Filter Settings/Calibration

Out-of-band interference is rejected by means of a fifth-order, low-pass filter (LPF). The bandwidth of the filter can be programmed to be $\pm 300 \mathrm{kHz}, \pm 450 \mathrm{kHz}$, or $\pm 600 \mathrm{kHz}$ by means of Control Bits R1_DB [22:23] and should be chosen as a compromise between interference rejection and attenuation of the desired signal. A high-pass filter is also included as part of the low-pass filter to prevent against dc offset problems. The bandwidth of this filter is $\sim 60 \mathrm{kHz}$. To avoid significant loss of FSK modulated signal in the filter, the frequency deviation needs to be significantly larger than this pole (refer to the Modulation Index section). The minimum allowable frequency deviation is 100 kHz .

To compensate for manufacturing tolerances, the LPF should be calibrated once after power-up. The LPF calibration logic requires that the LPF divider in Bits R6_DB [20:28] be set depending on the crystal frequency. Once initiated by setting Bit R6_DB19, the calibration is performed automatically without any user intervention. The calibration time is $200 \mu \mathrm{~s}$, during which the ADF7025 should not be accessed. It is important not to initiate the calibration cycle before the crystal oscillator has fully settled. If the AGC loop is disabled, the gain of LPF can be set to three levels using the filter_gain field, R9_DB [20:21]. The filter gain is adjusted automatically, if the AGC loop is enabled.

## ADF7025

## RSSI/AGC

The RSSI is implemented as a successive compression log amp following the baseband channel filtering. The log amp achieves $\pm 3 \mathrm{~dB} \log$ linearity. It also doubles as a limiter to convert the signal-to-digital levels for the FSK demodulator. Offset correction is achieved using a switched capacitor integrator in feedback around the log amp. This uses the BB offset clock divide. The RSSI level is converted for user readback and digitally controlled AGC by an 80-level (7-bit) flash ADC. This level can be converted to input power in dBm .


Figure 28. RSSI Block Diagram

## Offset Correction Clock

In Register 3, the user should set the BB offset clock divide bits R3_DB [4:5] to give an offset clock between 1 MHz and 2 MHz , where BBOS _CLK [Hz] = XTAL/(BBOS_CLK_DIVIDE).

BBOS_CLK_DIVIDE can be set to 4,8 , or 16 .

## AGC Information

In Register 9, the user should select automatic gain control by selecting Auto In R9_DB18 and Auto In R9_DB19. The user should then program AGC Low Threshold R9_DB [4:10] and AGC High Threshold R9_DB [11:17]. The default values for the low and high thresholds are 30 and 70, respectively; however, these are not the optimum settings for all operating conditions. The recommended values for the low and high thresholds are 15 and 79, respectively. In the AGC 2 register (Register 10), the user should program the AGC delay to be long enough to allow the loop to settle. The default/recommended value is 10 .

$$
A G C_{-} \text {Wait }{ }_{-} \text {Time }=\frac{A G C_{-} D E L A Y \times S E Q_{-} C L K_{-} D I V I D E}{X T A L}
$$

AGC Settling $=$ AGC_Wait_Time $\times$ Number of Gain Changes
Thus, in the worst case, if the AGC loop has to go through all five gain changes, AGC delay $=10$, and SEQ_CLK $=200 \mathrm{kHz}$, then AGC settling $=10 \times 5 \mu \mathrm{~s} \times 5=250 \mu \mathrm{~s}$. Minimum AGC_Wait_Time must be at least $25 \mu$.

## RSSI Formula (Converting to dBm)

```
Input_Power \([\mathrm{dBm}]=-98 \mathrm{dBm}+(\) Readback_Code +
    Gain_Mode_Correction ) \(\times 0.5\)
```

where:
Readback_Code is given by Bit RV7 to Bit RV1 in the readback register (see the Readback Format section).

Gain_Mode_Correction is given by the values in Table 5.
LNA gain and filter gain (LG2/LG1, FG2/FG1) are also obtained from the readback register.
Table 5. Gain Mode Correction

| LNA Gain <br> (LG2, LG1) | Filter Gain <br> (FG2, FG1) | Gain Mode Correction |
| :--- | :--- | :--- |
| H (11) | H (10) | 0 |
| M (10) | H (10) | 17 |
| M (10) | M (01) | 53 |
| M (10) | L (00) | 65 |
| L (01) | L (00) | 90 |
| EL (00) | L (00) | 113 |

These numbers are for an unmodulated tone. For a modulated signal, the RSSI readback may have to be adjusted to get the required accuracy. An additional factor should also be introduced to account for losses in the front-end matching network/antenna.

## FSK DEMODULATORS ON THE ADF7025

The two FSK demodulators on the ADF7025 are

- FSK correlator/demodulator
- Linear demodulator

Select these using the Demod Select Bits R4_DB [4:5].

## FSK CORRELATOR/DEMODULATOR

The quadrature outputs of the IF filter are first limited and then fed to a pair of digital frequency correlators that perform bandpass filtering of the binary FSK frequencies at (IF $+\mathrm{F}_{\mathrm{DEV}}$ ) and (IF - F $\mathrm{F}_{\mathrm{Dev}}$ ). Data is recovered by comparing the output levels from each of the two correlators. The performance of this frequency discriminator approximates that of a matched filter detector, which is known to provide optimum detection in the presence of AWGN.


Figure 29. FSK Correlator/Demodulator Block Diagram

## Postdemodulator Filter

A second-order, digital low-pass filter removes excess noise from the demodulated bit stream at the output of the discriminator. The bandwidth of this postdemodulator filter is programmable and must be optimized for the user's data rate. If the bandwidth is set too narrow, performance is degraded due to intersymbol interference (ISI). If the bandwidth is set too wide, excess noise degrades the receiver's performance. Typically, the 3 dB bandwidth of this filter is set at approximately 0.75 times the user's data rate, using Bits R4_DB [6:15].

## Bit Slicer

The received data is recovered by the threshold detecting the output of the postdemodulator low-pass filter. In the correlator/ demodulator, the binary output signal levels of the frequency discriminator are always centered on 0 . Therefore, the slicer threshold level can be fixed at 0 , and the demodulator performance is independent of the run-length constraints of the transmit data bit stream. This results in robust data recovery, which does not suffer from the classic baseline wander problems that exist in more traditional FSK demodulators.

## Data Synchronizer

An oversampled digital PLL is used to resynchronize the received bit stream to a local clock. The oversampled clock rate of the PLL (CDR_CLK) must be set at 32 times the data rate. See the Register 3-Receiver Clock Register section for a definition of how to program. The clock recovery PLL can accommodate frequency errors of up to $\pm 2 \%$.

## FSK Correlator Register Settings

To enable the FSK correlator/demodulator, Bits R4_DB [5:4] should be set to 01 . To achieve best performance, the bandwidth of the FSK correlator must be optimized for the specific deviation frequency that is used by the FSK transmitter.

The discriminator BW is controlled in Register 6 by R6_DB [4:13] and is defined as

$$
\text { Discriminator_BW = DEMOD_CLK/( } \left.4 \times F_{D E V}\right)
$$

where:
DEMOD_CLK is as defined in the Register 3-Receiver Clock Register section.
$F_{D E V}$ is the deviation from the carrier frequency in FSK modulation.

## Postdemodulator Bandwidth Register Settings

The 3 dB bandwidth of the postdemodulator filter is controlled by Bits R4_ DB [6:15] and is given by

$$
\text { Post_Demod_BW_Setting }=\frac{2^{10} \times 2 \pi \times F_{\text {CUTOFF }}}{D E M O D_{-} C L K}
$$

where $F_{\text {CUTOFF }}$ is the target 3 dB bandwidth in Hz of the postdemodulator filter. This should typically be set to 0.75 times the data rate (DR).

Some sample settings for the FSK correlator/demodulator are

$$
\begin{aligned}
& D E M O D \_C L K=11.0592 \mathrm{MHz} \\
& D R=200 \mathrm{kbps} \\
& F_{D E V}=300 \mathrm{kHz}
\end{aligned}
$$

Therefore,

> FCUTOFF $=0.75 \times 200 \times 10^{3} \mathrm{~Hz}$
> Post_Demod_BW $=2^{11} \times \pi \times 150 \times 10^{3} \mathrm{~Hz} /(11.0592 \mathrm{MHz})$
> Post_Demod_BW $=$ Round $(87.266)=87$
and
Discriminator_BW $=(11.0592 \mathrm{MHz}) /\left(4 \times 300 \times 10^{3}\right)=$ $9.21=9$ (rounded to the nearest integer)

Table 6. Register Settings

| Setting Name | Register Address | Value |
| :--- | :--- | :--- |
| Post_Demod_BW | R4_DB [6:15] | $0 \times 09$ |
| Discriminator BW | R6_DB [4:13] | $0 \times 58$ |

## LINEAR FSK DEMODULATOR

A block diagram of the linear FSK demodulator is shown in Figure 30.


Figure 30. Block Diagram of Linear FSK Demodulator
This method of frequency demodulation is useful when very short preamble length is required.

A digital frequency discriminator provides an output signal that is linearly proportional to the frequency of the limiter outputs. The discriminator output is then filtered and averaged using a combined averaging filter and envelope detector. The demodulated FSK data is recovered by threshold-detecting the output of the averaging filter, as shown in Figure 30. In this mode, the slicer output shown in Figure 30 is routed to the data synchronizer PLL for clock synchronization. To enable the linear FSK demodulator, Bits R4_DB [4:5] are set to [00].

The 3 dB bandwidth of the postdemodulation filter is set in the same way as the FSK correlator/demodulator, which is set in $\mathrm{R} 4 \_\mathrm{DB}(6: 15)$ and is defined as

$$
\text { Post } \text { Demod_B }_{-} B W_{-} \text {Setting }=\frac{2^{10} \times 2 \pi \times F_{\text {CUTOFF }}}{\text { DEMOD_CLK }}
$$

where:
$F_{\text {Cutoff }}$ is the target 3 dB bandwidth in Hz of the postdemodulator filter. DEMOD_CLK is as defined in the Register 3-Receiver Clock Register section.

## AUTOMATIC SYNC WORD RECOGNITION

The ADF7025 also supports automatic detection of the sync or ID fields. To activate this mode, the sync (or ID) word must be preprogrammed into the ADF7025. In receive mode, this preprogrammed word is compared to the received bit stream and, when a valid match is identified, the external pin INT/LOCK is asserted by the ADF7025.

This feature can be used to alert the microprocessor that a valid channel has been detected. It relaxes the computational requirements of the microprocessor and reduces the overall power consumption. The INT/LOCK is automatically de-asserted again after nine data clock cycles.

The automatic sync/ID word detection feature is enabled by selecting Demod Mode 2 or Demod Mode 3 in the demodulator setup register. Do this by setting R4_DB [25:23] $=$ [010] or R4_DB [25:23] $=[011]$. Bits R5_DB [4:5] are used to set the length of the sync/ID word, which can be either 12 bits, 16 bits, 20 bits, or 24 bits long. The transmitter must transmit the MSB of the sync byte first and the LSB last to ensure proper alignment in the receiver sync byte detection hardware.

For systems using FEC, an error tolerance parameter can also be programmed that accepts a valid match when up to three bits of the word are incorrect. The error tolerance value is assigned in R5_DB [6:7].

## APPLICATIONS SECTION

## LNA/PA MATCHING

The ADF7025 exhibits optimum performance in terms of sensitivity, transmit power, and current consumption only if its RF input and output ports are properly matched to the antenna impedance. For cost-sensitive applications, the ADF7025 is equipped with an internal $\mathrm{Rx} / \mathrm{Tx}$ switch, which facilitates the use of a simple combined passive PA/LNA matching network. Alternatively, an external Rx/Tx switch, such as the Analog Devices ADG919, can be used, which yields a slightly improved receiver sensitivity and lower transmitter power consumption.

## External Rx/Tx Switch

Figure 31 shows a configuration using an external Rx/Tx switch. This configuration allows an independent optimization of the matching and filter network in the transmit and receive path, and is, therefore, more flexible and less difficult to design than the configuration using the internal $\mathrm{Rx} / \mathrm{Tx}$ switch. The PA is biased through Inductor L1, while C1 blocks dc current. Both elements, L1 and C1, also form the matching network, which transforms the source impedance into the optimum PA load impedance, Zopt_PA. $^{\text {PA }}$.


Figure 31. ADF7025 with External Rx/Tx Switch
$\mathrm{Z}_{\text {opt_P }}$ PA depends on various factors such as the required output power, the frequency range, the supply voltage range, and the temperature range. Selecting an appropriate $\mathrm{Z}_{\text {opt__ }} \mathrm{PA}$ helps to minimize the Tx current consumption in the application. This data sheet contains a number of $\mathrm{Z}_{\text {opt_ }} \mathrm{PA}$ values for representative conditions. Under certain conditions, however, it is recommended to obtain a suitable $\mathrm{Z}_{\text {opt_ }}$ PA value by means of a load-pull measurement.

Due to the differential LNA input, the LNA matching network must be designed to provide both a single-ended to differential conversion and a complex conjugate impedance match. The network with the lowest component count that can satisfy these requirements is the configuration shown in Figure 31, which consists of two capacitors and one inductor.

A first-order implementation of the matching network can be obtained by understanding the arrangement as two L-type matching networks in a back-to-back configuration. Due to the asymmetry of the network with respect to ground, a compromise between the input reflection coefficient and the maximum differential signal swing at the LNA input must be established. The use of appropriate CAD software is strongly recommended for this optimization.

Depending on the antenna configuration, the user might need a harmonic filter at the PA output to satisfy the spurious emission requirement of the applicable government regulations. The harmonic filter can be implemented in various ways, such as a discrete LC filter or T-stage filter. Dielectric low-pass filter components such as the LFL18924MTC1A052 (for operation in the 915 MHz band), or LFL18869MTC2A160 (for operation in the 868 MHz band), both by Murata Mfg. Co., Ltd., represent an attractive alternative to discrete designs. The immunity of the ADF7025 to strong out-of-band interference can be improved by adding a band-pass filter in the Rx path.

## Internal Rx/Tx Switch

Figure 32 shows the ADF7025 in a configuration where the internal Rx/Tx switch is used with a combined LNA/PA matching network. This is the configuration used in the ADF7025DB1 Evaluation Board. For most applications, the slight performance degradation of 1 dB to 2 dB caused by the internal $\mathrm{Rx} / \mathrm{Tx}$ switch is acceptable, allowing the user to take advantage of the cost-saving potential of this solution. The design of the combined matching network must compensate for the reactance presented by the networks in the Tx and the Rx paths, taking the state of the $\mathrm{Rx} / \mathrm{Tx}$ switch into consideration.


Figure 32. ADF7025 with Internal Rx/Tx Switch

## ADF7025

The procedure typically requires several iterations until an acceptable compromise is reached．The successful implementation of a combined LNA／PA matching network for the ADF7025 is critically dependent on the availability of an accurate electrical model for the PC board．In this context，the use of a suitable CAD package is strongly recommended．To avoid this effort，however，a small form－factor reference design for the ADF7025 is provided， including matching and harmonic filter components．The design is on a 2－layer PCB to minimize cost．Gerber files are available on the www．analog．com website．

## TRANSMIT PROTOCOL AND CODING CONSIDERATIONS



Figure 33．Typical Format of a Transmit Protocol
A dc－free preamble pattern is recommended for FSK demodulation．The recommended preamble pattern is a dc－free pattern such as a $10101010 \ldots$ pattern．Preamble patterns with longer run－length constraints such as 11001100．．．．can also be used．However，this results in a longer synchronization time of the received bit stream in the receiver．

Manchester coding can be used for the entire transmit protocol． However，the remaining fields that follow the preamble header do not have to use dc－free coding．For these fields，the ADF7025 can accommodate coding schemes with a run－length of up to six bits without any performance degradation．

If longer run－length coding must be supported，the ADF7025 has several other features that can be activated．These involve a range of programmable options that allow the envelope detector output to be frozen after preamble acquisition．

## DEVICE PROGRAMMING AFTER INITIAL POWER－UP

Table 7 lists the minimum number of writes needed to set up the ADF7025 in either Tx or Rx mode after CE is brought high． Additional registers can also be written to tailor the part to a particular application，such as setting up sync byte detection． When going from Tx to Rx or vice versa，the user needs to write only to the N register to alter the LO by 200 kHz and to toggle the Tx／Rx bit．

Table 7．Minimum Register Writes Required for Tx／Rx Setup

| Mode |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| Tx | 0 | 1 | 2 |  |  |  |  |
| Rx（FSK） | 0 | 1 | 2 | 4 | 6 | $9^{1}$ |  |
| Tx to Rx and Rx to Tx | 0 |  |  |  |  |  |  |

${ }^{1}$ Register 9 should be programmed in receive mode in order to set the recommended AGC threshold settings（low $=15$ ，high $=79$ ）．

Figure 36 and Figure 37 show the recommended programming sequence and associated timing for power－up from standby mode．

## INTERFACING TO MICROCONTROLLER／DSP

Low level device drivers are available for interfacing to the ADF7025，the ADI ADuC84x microcontroller parts，or the Blackfin BF53x DSPs using the hardware connections shown in Figure 34 and Figure 35.


Figure 34．ADuC84X to ADF7025 Connection Diagram


吕
気
莒

Figure 35．BF533 to ADF7025 Connection Diagram


Table 8. Power-Up Sequence Description

| Parameter | Value | Description/Notes | Signal to Monitor |
| :---: | :---: | :---: | :---: |
| T0 | 2 ms | XTAL starts power-up after CE is brought high. This typically depends on the XTAL type and the load capacitance specified. | CLKOUT |
| T | $10 \mu \mathrm{~s}$ | Time for regulator to power up. The serial interface can be written to after this time. | MUXOUT |
| $\begin{aligned} & \mathrm{T}_{2}, \mathrm{~T}_{3}, \mathrm{~T}_{51} \\ & \mathrm{~T}_{6}, \mathrm{~T}_{7} \end{aligned}$ | $32 \times 1 /$ SPI_CLK | Time to write to a single register. Maximum SPI_CLK is 25 MHz . |  |
| $\mathrm{T}_{4}$ | 1 ms | The VCO can power-up in parallel with the XTAL. This depends on the CVCO capacitance value used. A value of 22 nF is recommended as a trade-off between phase noise performance and power-up time. | CVCO pin |
| T8 | $150 \mu \mathrm{~s}$ | This depends on the number of gain changes the AGC loop needs to cycle through and AGC settings programmed. This is described in more detail in the AGC Information section. | Analog RSSI on TEST_A pin |
| T9 | $5 \times$ bit_period | This is the time for the clock and data recovery circuit to settle. This typically requires 5 -bit transitions to acquire sync and is usually covered by the preamble. |  |
| $\mathrm{T}_{11}$ | Packet length | Number of bits in payload by the bit period. |  |



Figure 37. Tx Programming Sequence and Timing Diagram

## SERIAL INTERFACE

The serial interface allows the user to program the eleven 32-bit registers using a 3 -wire interface (SCLK, SDATA, and SLE). It consists of a level shifter, a 32-bit shift register, and 11 latches. Signals should be CMOS-compatible. The serial interface is powered by the regulator, and, therefore, is inactive when CE is low.

Data is clocked into the register, MSB first, on the rising edge of each clock (SCLK). Data is transferred to one of 11 latches on the rising edge of SLE. The destination latch is determined by the value of the four control bits ( C 4 to C 1 ). These are the bottom four LSBs, DB3 to DB0, as shown in the timing diagram in Figure 2. Data can also be read back on the SREAD pin.

## READBACK FORMAT

The readback operation is initiated by writing a valid control word to the readback register and setting the readback-enable bit (R7_DB8 = 1). The readback can begin after the control word has been latched with the SLE signal. SLE must be kept high while the data is being read out. Each active edge at the SCLK pin clocks the readback word out successively at the SREAD pin, as shown in Figure 38, starting with the MSB first. The data appearing at the first clock cycle following the latch operation must be ignored.

## RSSI Readback

The RSSI readback operation yields valid results in Rx mode. The format of the readback word is shown in Figure 38. It comprises the RSSI level information (Bit RV1 to Bit RV7), the current filter gain (FG1 and FG2), and the current LNA gain (LG1 and LG2) setting. The filter and LNA gain are coded in accordance with the definitions in Register 9—AGC Register. The input power can be calculated from the RSSI readback value, as outlined in the RSSI/AGC section.

## Battery Voltage ADCIN/Temperature Sensor Readback

The battery voltage is measured at Pin VDD4. The readback information is contained in Bit RV1 to Bit RV7. This also applies for the readback of the voltage at the ADCIN pin and the temperature sensor. From the readback information, the battery or ADCIN voltage can be determined using
$V_{\text {BATTERY }}=($ Battery_Voltage_Readback $) / 21.1$
$V_{\text {ADCIN }}=($ ADCIN_Voltage_Readback $) / 42.1$

## Silicon Revision Readback

The silicon revision readback word is valid without setting any other registers, especially directly after power-up. The silicon revision word is coded with four quartets in BCD format. The product code (PC) is coded with two quartets extending from Bit RV9 to Bit RV16. The revision code (RV) is coded with one quartet extending from Bit RV1 to Bit RV8. The product code should read back as $P C=0 \times 25$. The current revision code should read as $R C=0 x 08$.

## Filter Calibration Readback

The filter calibration readback word is contained in Bit RV1 to Bit RV8 and is for diagnostic purposes only. Using the automatic filter calibration function, accessible through Register 6, is recommended. Before filter calibration is initiated, Decimal 32 should be read back.

| READBACK MODE | READBACK VALUE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| RSSI READBACK | X | X | X | X | X | LG2 | LG1 | FG2 | FG1 | RV7 | RV6 | RV5 | RV4 | RV3 | RV2 | RV1 |
| BATTERY VOLTAGE/ADCIN/ TEMP. SENSOR READBACK | X | X | X | X | X | X | X | X | X | RV7 | RV6 | RV5 | RV4 | RV3 | RV2 | RV1 |
| SILICON REVISION | RV16 | RV15 | RV14 | RV13 | RV12 | RV11 | RV10 | RV9 | RV8 | RV7 | RV6 | RV5 | RV4 | RV3 | RV2 | RV1 |
| FILTER CAL READBACK | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RV8 | RV7 | RV6 | RV5 | RV4 | RV3 | RV2 | RV1 |

Figure 38. Readback Value Table

## ADF7025

## REGISTERS

## REGISTER 0—N REGISTER



| N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N COUNTER <br> DIVIDE RATIO |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 31 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 |
| . | $\cdot$ | . | . | . | . | . | . | . |
| . | . | . | . | . | . | . | . | . |
| . | - | . | . | . | . | . | . | . |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 253 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |

Figure 39. Register $0 — N$ Register

## Register 0-N Register Comments

- The Tx/Rx bit (R0_DB27) configures the part in Tx or Rx mode and also controls the state of the internal Tx/Rx switch.
- $F_{\text {OUT }}=\frac{X T A L}{R} \times\left(\right.$ Integer $\left.N+\frac{\text { Fractional } N}{2^{15}}\right)$
- If operating in 433 MHz band with the VCO band bit set, the desired frequency, Fout, should be programmed to be twice the desired operating frequency, due to removal of the divide-by-2 stage in feedback path.


## REGISTER 1—OSCILLATOR/FILTER REGISTER



Figure 40. Register 1—Oscillator/Filter Register

## Register 1—Oscillator/Filter Register Comments

- The VCO Adjust Bits R1_DB[20:21] should be set to 0 for operation in the 862 MHz to 870 MHz band and set to 3 for operation in the 902 MHz to 928 MHz band.
- VCO bias setting should be $0 x A$ for operation in the 862 MHz to 870 MHz band and 0 xC for operation in the 902 MHz to 928 MHz band. All VCO gain numbers are specified for these settings.


## ADF7025

## REGISTER 2—TRANSMIT MODULATION REGISTER



Figure 41. Register 2—Transmit Modulation Register

## Register 2—Transmit Modulation Register Comments

- $F_{\text {STEP }}=P F D / 12^{14}$.
- When operating in the 431 MHz to 464 MHz band, $F_{\text {stre }}=P F D / 12^{15}$.
- PA bias default $=9 \mu \mathrm{~A}$.


## REGISTER 3—RECEIVER CLOCK REGISTER



Figure 42. Register 3—Receiver Clock Register

## Register 3—Receiver Clock Register Comments

- Baseband offset clock frequency (BBOS_CLK) must be greater than 1 MHz and less than 2 MHz , where:

BBOS_CLK $=\frac{X T A L}{\text { BBOS_CLK_DIVIDE }}$

- The demodulator clock (DEMOD_CLK) must be $<12 \mathrm{MHz}$, where:
$D E M O D_{-} C L K=\frac{X T A L}{D E M O D \_C L K \_D I V I D E}$
- Data/clock recovery frequency (CDR_CLK) should be within $2 \%$ of ( $32 \times$ data rate), where:

CDR_CLK $=\frac{\text { DEMOD_CLK }}{\text { CDR_CLK_DIVIDE }}$
Note that this can affect the choice of XTAL, depending on the desired data rate.

- The sequencer clock (SEQ_CLK) supplies the clock to the digital receive block. It should be close to 100 kHz .
$S E Q_{-} C L K=\frac{X T A L}{S E Q \_C L K \_D I V I D E}$


## ADF7025

## REGISTER 4—DEMODULATOR SETUP REGISTER



| DEMOD MODE | LM2 | LM1 | DL8 | DEMOD LOCK/SYNC WORD MATCH | INT/LOCK PIN |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | SERIAL PORT CONTROL - FREE RUNNING | - |
| 1 | 0 | 0 | 1 | SERIAL PORT CONTROL - LOCK THRESHOLD | - |
| 2 | 0 | 1 | 0 | SYNC WORD DETECT - FREE RUNNING | OUTPUT |
| 3 | 0 | 1 | 1 | SYNC WORD DETECT - LOCK THRESHOLD | OUTPUT |
| 4 | 1 | 0 | X | INTERRUPT/LOCK PIN LOCKS THRESHOLD | INPUT |
| 5 | 1 | 1 | DL8 | DEMOD LOCKED AFTER DL8-DL1 BITS | - |


| MODE5 ONLY |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| DL8 DL7 $\ldots$ DL3 DL2 DL1 LOCK_THRESHOLD_TIMEOUT <br> 0 0 $\ldots$ 0 0 0 0 <br> 0 0 $\ldots$ 0 0 1 1 <br> 0 0 $\ldots$ 0 1 0 2 <br> 1  $\ldots$ . . . . <br> 1 1 $\ldots$ 1 1 0 254 <br> 1 1 $\ldots$ 1 1 1 255 |  |  |  |  |  |  |

Figure 43. Register 4—Demodulator Setup Register

## Register 4—Demodulator Setup Register Comments

- Demodulator Mode 1, Demodulator Mode 3, Demodulator Mode 4, and Demodulator Mode 5 are modes that can be activated to allow the ADF7025 to demodulate data-encoding schemes that have run-length constraints greater than 7.
- Post_Demod_BW $=\frac{2^{I l} \times \pi \times F_{\text {CUTOFF }}}{D E M O D_{-} C L K}$, where the cutoff frequency $\left(F_{\text {CUTOFF }}\right)$ of the postdemodulator filter should typically be 0.75 times the data rate.
- For Mode 5, the Timeout Delay to Lock Threshold = (LOCK_THRESHOLD_SETTING)/SEQ_CLK, where SEQ_CLK is defined in the Register 3-Receiver Clock Register section.


## REGISTER 5—SYNC BYTE REGISTER



Figure 44. Register 5—Sync Byte Register

## Register 5-Sync Byte Register Comments

- Sync byte detect is enabled by programming Bits R4_DB [25:23] to 010 or 011.
- This register allows a 24 -bit sync byte sequence to be stored internally. If the sync byte detect mode is selected, then the INT/LOCK pin goes high when the sync byte has been detected in Rx mode. Once the sync word detect signal has gone high, it goes low again after nine data bits.
- The transmitter must transmit the MSB of the sync byte first and the LSB last to ensure proper alignment in the receiver sync byte detection hardware.
- Choose a sync byte pattern that has good autocorrelation properties.


## ADF7025

## REGISTER 6—CORRELATOR/DEMODULATOR REGISTER



## Register 6-Correlator/Demodulator Register Comments

- See the FSK Correlator/Demodulator section for an example of how to determine register settings.
- Nonadherence to correlator programming guidelines results in poor sensitivity.
- The filter clock is used to calibrate the LP filter. The filter clock divide ratio should be adjusted so that the frequency is 50 kHz . The formula is XTAL/FILTER_CLOCK_DIVIDE.
- The filter should be calibrated only when the crystal oscillator is settled. The filter calibration is initiated every time Bit R6_DB19 is set high.
- Discriminator_BW = DEMOD_CLK/( $4 \times$ DEVIATION_Frequency). See the FSK Correlator/Demodulator section. Maximum value $=600$.
- When LNA Mode $=1$ (reduced gain mode), the Rx is prevented from selecting the highest LNA gain setting. This can be used when linearity is a concern. See the Readback Format section for details of the different Rx modes.


## REGISTER 7—READBACK SETUP REGISTER



Figure 46. Register 7—Readback Setup Register

## Register 7—Readback Setup Register Comments

- Readback of the measured RSSI value is valid only in Rx mode. Readback of the battery voltage, the temperature sensor, and the voltage at the external pin is not available in Rx mode if AGC is enabled.
- Readback of the ADC value is valid in Tx mode only if the log amp/RSSI has not been disabled through the Power-Down Bit R8_DB10. The log amp/RSSI section is active by default upon enabling Tx mode.
- See the Readback Format section for more information.


## ADF7025

## REGISTER 8—POWER-DOWN TEST REGISTER



Figure 47. Register 8—Power-Down Test Register

## Register 8—Power-Down Test Register Comments

- For a combined LNA/PA matching network, Bit R8_DB12 should always be set to 0 . This is the power-up default condition.
- It is not necessary to write to this register under normal operating conditions.


## REGISTER 9—AGC REGISTER



Figure 48. Register 9—AGC Register

## Register 9—AGC Register Comments

- The recommended AGC threshold settings are AGC_LOW_THRESHOLD = 15, AGC_HIGH_THRESHOLD = 79 . The default settings (that is, if this register is not programmed) are AGC_LOW_THRESHOLD $=30$, default AGC_HIGH_THRESHOLD $=70$. See the RSSI/AGC section for details.
- AGC high and low settings must be more than 30 apart to ensure correct operation.
- LNA gain of 30 is available only if LNA mode, R6_DB15, is set to 0 .


## ADF7025

## REGISTER 10—AGC 2 REGISTER



Register 10-AGC 2 Register Comments

- Register 10 is not used under normal operating conditions.
- If adjusting AGC Delay or Leak Factor, clear Bit DB31 to Bit DB16.


## REGISTER 12-TEST REGISTER



Figure 50. Register 12—Test Register

## Using the Test DAC on the ADF7025 to Implement Analog FM DEMOD and Measuring SNR

The test DAC allows the output of the postdemodulator filter for both the linear and correlator/demodulators to be viewed externally. It takes the 16 -bit filter output and converts it to a high frequency, single-bit output using a second-order error feedback $\Sigma-\Delta$ converter. The output can be viewed on the XCLKout pin. This signal, when IF-filtered appropriately, can then be used to

- Monitor the signals at the FSK postdemodulator filter output. This allows the demodulator output SNR to be measured. Eye diagrams can also be constructed of the received bit stream to measure the received signal quality.
- Provide analog FM demodulation.

While the correlators and filters are clocked by DEMOD_CLK, CDR_CLK clocks the test DAC. Note that, although the test DAC functions in a regular user mode, the best performance is achieved when the CDR_CLK is increased up to or above the frequency of DEMOD_CLK. The CDR block does not function when this condition exists.

Programming the test register, Register 12, enables the test DAC. Both the linear and correlator/demodulator outputs can be multiplexed into the DAC.

Register 13 allows a fixed offset term to be removed from the signal in the case where there is an error in the received signal frequency. If there is a frequency error in the signal, the user should program half this value into the offset removal field. It also has a signal gain term to allow usage of the maximum dynamic range of the DAC.

## Setting Up the Test DAC

- Digital test modes $=7$ : enables the test DAC, with no offset removal (0x0001C00C).
- Digital test modes $=10$ : enables the test DAC, with offset removal.

The output of the active demodulator drives the DAC; that is, if the FSK correlator/demodulator is selected, the correlator filter output drives the DAC.

## ADF7025

## REGISTER 13—OFFSET REMOVAL AND SIGNAL GAIN REGISTER



Figure 51. Register 13—Offset Removal and Signal Gain Register

## Register 13-Offset Removal and Signal Gain Register Comments

Because the linear demodulator output is proportional to frequency, it usually consists of an offset combined with a relatively low signal. The offset can be removed, up to a maximum of 1.0, and gained to use the full dynamic range of the DAC, as follows: DAC_Input $=\left(2^{\wedge}\right.$ Test_DAC_Gain $) \times($ Signal - Test_DAC_Offset_Removal/4096 $)$.

## OUTLINE DIMENSIONS



Figure 52. 48-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$7 \mathrm{~mm} \times 7 \mathrm{~mm}$ Body, Very Thin Quad
(CP-48-3)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADF7025BCPZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-3 |
| ADF7025BCPZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-3 |
| ADF7025BCPZ-RL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-3 |
| EVAL-ADF70XXMB |  | Control Mother Board |  |
| EVAL-ADF70XXMB2 |  | Evaluation Platform |  |
| EVAL-ADF7025DB1 |  | $902-928 \mathrm{MHz}$ Daughter Board |  |

[^1]
## ADF7025

NOTES

NOTES

## ADF7025

## NOTES


[^0]:    ${ }^{1}$ Measured as maximum unmodulated power. Output power varies with both supply and temperature.
    ${ }^{2}$ Sensitivity for combined matching network case is typically 2 dB less than separate matching networks.
    ${ }^{3}$ Follow the matching and layout guidelines in the LNA/PA Matching section to achieve the relevant FCC/ETSI specifications.

[^1]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

